# A 2.4-GHz 1.5-mW Digital Multiplying Delay-Locked Loop Using Pulsewidth Comparator and Double Injection Technique

Hyunik Kim, *Member, IEEE*, Yongjo Kim, Taeik Kim, *Senior Member, IEEE*, Hyung-Jong Ko, and Seonghwan Cho, *Senior Member, IEEE* 

Abstract—In this paper, we propose a low-jitter low-power digital multiplying delay-locked loop (MDLL) with a self-calibrated double reference injection scheme. To reduce jitter, the noisy edge of the oscillator is replaced by both the rising and falling edges of the clean reference, which results in 6-dB reduction in phase noise compared with a conventional single-edge injection MDLL. Reference spur caused by a frequency error of the oscillator, duty-cycle error of the reference, and circuit imperfection, such as offset and mismatch, is removed by employing three background feedback loops with a shared analog pulsewidth comparator. Implemented in 28-nm CMOS, the proposed digital MDLL generates 2.4-GHz clock and achieves a spur of -51.4 dBc and an rms jitter of 699 fs<sub>rms</sub> while consuming 1.5 mW from 1-V supply.

Index Terms—Double injection, duty-cycle corrector (DCC), injection-locked oscillator, multiplying delay-locked loop (MDLL), offset cancellation, pulsewidth comparator (PWC), spur reduction, time-to-voltage converter (TVC).

#### I. INTRODUCTION

OW-JITTER low-power clock generation is becoming increasingly more important as electronic devices try to achieve higher performance and lower power consumption. Ring-oscillator-based clock generators are especially of much interest, as they require small silicon area compared with the LC-oscillator counterpart. Unfortunately, achieving a low-jitter clock from a ring oscillator is difficult due to the lack of high-Q components [1], and thus, jitter suppression must be obtained through an elaborate circuit design around the ring oscillator [2]–[4]. The most widely used solution to reduce jitter is to employ a phase-locked loop (PLL) that creates a high-pass filter for the oscillator phase noise. Although the

Manuscript received March 8, 2017; revised June 15, 2017; accepted July 18, 2017. Date of publication September 12, 2017; date of current version October 23, 2017. This paper was approved by Associate Editor Tony Chan Carusone. This work was supported by the National Research Foundation of Korea (NRF) Grant through the Korean Government (MSIP) under Grant NRF-2015R1A5A1036133. (Corresponding author: Seonghwan Cho.)

H. Kim, T. Kim, and H.-J. Ko are with Samsung Electronics, Hwaseong 445-330, South Korea (e-mail: hifine.kim@samsung.com; taeik1@samsung.com; hyungjong.ko@samsung.com).

Y. Kim and S. Cho are with the Department of Electrical Engineering, Korea Advanced Institute of Science and Technology, Daejeon 305-701, South Korea (e-mail: chosta@ee.kaist.ac.kr; kimmuse35@kaist.ac.kr).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2017.2734910



Fig. 1. (a) Block diagram and (b) timing diagram of a conventional MDLL.

PLL is effective in this regard, the amount of jitter suppression is limited by the PLL loop bandwidth, which must be less than a tenth of the reference frequency (i.e.,  $f_{\rm ref}/10$ ) for a commonly used type-II PLL [5]. A promising technique that can overcome this bandwidth limitation is injection locking for LC oscillators [6]–[8] or multiplying delay-locked loop (MDLL) [9]–[14] for ring oscillators. In an MDLL, the accumulated jitter of the ring oscillator is periodically cleaned up by the reference as shown in Fig. 1, which effectively results in a large loop bandwidth. It is shown that the MDLL filters the phase noise of a ring oscillator with a bandwidth of about  $f_{\rm ref}/4$ , which is  $2.5\times$  larger than the PLL maximum loop bandwidth [15].

As having a wide loop bandwidth is advantageous in reducing the phase noise of the oscillator, some of the previous MDLLs used high reference frequency and low multiplication factor [11], [12]. That is, if we increase the reference frequency by two times, then the filtering bandwidth is also increased by two times. Therefore, the phase noise of the ring oscillator at the output of the MDLL will be decreased by about 6 dB. For a given phase noise requirement, less power is necessary in



Fig. 2. (a) Concept of double edge injection. (b) Timing diagram of the double injection scheme in when N is even case. (c) When N is odd and reference edge replaces the falling edge of the VCO. (d) When N is odd and reference edge replaces the rising edge of the VCO.

the oscillator. In this paper, a falling edge of the reference clock is exploited to double the reference and halve the division factor [13]. As a result, the MDLL bandwidth is increased to  $f_{\rm ref}/2$ , which is twice that of the conventional MDLL and five times the PLL. In this paper, the reference doubled MDLL is explained in a more detailed manner and more experimental results.

The rest of this paper is organized as follows. The double injection technique is presented in Section II. Also, more details on background calibration using pulsewidth comparator (PWC) is explained in Section III. Then, the architecture of the proposed digital MDLL is introduced in Section IV. Next, the circuit implementation details of key building blocks are discussed in Section V. Section VI shows the experimental results obtained from the prototype chip implemented in 28-nm CMOS, followed by conclusions.

#### II. DOUBLE INJECTION TECHNIQUE

The concept of the proposed double injection technique is shown in Fig. 2, where we assume that the multiplication factor, N, is 4 and the reference has 50% duty cycle and that the free-running frequency of the voltage-controlled oscillator (VCO) is exactly at four times the reference frequency.



Fig. 3. Phase noise of the double injection technique.



Fig. 4. Timing diagram when the frequency of the VCO is different from the desired frequency.

The reference clock goes into a frequency doubler, which basically changes the falling edges of the reference into the rising edges. These edges go into the MDLL, which replaces the noisy edge of the VCO not only with the rising edge but also with the falling edge. Therefore, the filtering bandwidth is doubled, and thus, the VCO phase noise can be suppressed by 6 dB more than a conventional MDLL, as shown in Fig. 3.

It is important to note that there is a couple of important assumptions that has been made. First is that the reference frequency has 50% duty cycle and second is that the VCO frequency is exactly four times the reference. If any of these conditions is not met, then the performance of the proposed MDLL will be degraded. Furthermore, circuit imperfections, such as offset, will worsen the problem.

In our prototype, the double injection technique is applicable only when N is even. However, it is possible to make it work for odd N as well. There are two ways of implementation. The first method is to use the falling edge of the reference to replace the falling edge of the VCO, as shown in Fig. 2(c). The second method is to change the duty cycle of the reference so that the falling edge of the reference edge replaces the rising edges of the VCO unevenly, as shown in Fig. 2(d) (e.g., for N=5, the falling edge is inserted when the divider count is 3, and the next rising edge is inserted when the divider count as 50% duty cycle, which will be difficult to guarantee. The second method requires a duty-cycle control circuit for the reference, which will be explained in Section III.



Fig. 5. Block diagram of (a) BBPD-based MDLL, (b) TDC-based MDLL, and (c) proposed MDLL using PWC.

# III. COPING WITH NON-IDEALITIES USING ANALOG PULSEWIDTH COMPARATOR

# A. Frequency Error

To look at how the non-idealities affect the performance, let us consider the first case when the VCO frequency is different from the desired target frequency as shown in Fig. 4, where  $T_R$  and  $t_o$  represent the period of the reference and the oscillator, respectively. It is assumed that the multiplication factor is 8 and  $T_R/8 > t_o$ . As can be seen, the output period of the VCO is abruptly changed when the reference edge is injected to the VCO, which results in a static phase offset of  $\tau$  added  $t_o$ . Such a periodic change in the VCO output results in a large reference spur. Note that when the frequency error is positive, then the static phase offset  $\tau$  is also positive and vice versa.

There have been previous works that provided solution to this frequency error [11], [14]. In [11], a bang-bang phase detector (BBPD)-based MDLL is proposed as shown in Fig. 5(a), where the BBPD detects the time difference



Fig. 6. (a) Block diagram and (b) timing diagram of the proposed PWC.

between the VCO and the reference edge, and the feedback loop minimizes this time difference by controlling the VCO frequency to the desired value. The advantage of this scheme is that a low-power operation is possible by using a simple BBPD. However, its performance is limited by practical issues. First, the offset of a BBPD will limit the accuracy to which the VCO output and reference is aligned. Likewise, the parasitic RC delay mismatch between the BBPD and MUX paths will also limit the accuracy. This results in static phase offset that increases the reference spur. Previous works that rely on this scheme achieved the reference spurs of -55.6 dBc at 1.5-GHz output, which correspond to -51.5 dBc when the output frequency normalized to 2.4 GHz. In [14], a TDC-based MDLL is proposed as shown in Fig. 5(b), where the static phase  $\tau$  is obtained using a high-resolution TDC. In this scheme, the output period of the VCO with and without the offset (i.e.,  $T_1$  and  $T_2$ ) is quantized by the TDC and subtracted in a digital domain to achieve  $\tau$ . Since there is only one TDC that is used to measure both  $T_1$  and  $T_2$ , this paper does not suffer from offset or mismatch. It achieves a low reference spur of -54.7 dBc when normalized to 2.4 GHz. However, in order to obtain the static phase offset very precisely, a subpicosecond high-resolution TDC is required, which consumes a large amount of power [14].

#### B. Pulsewidth Comparator

In this paper, we propose a low-power, low-spur technique that does not require high-resolution TDC and does not suffer from offset or mismatch. Our approach is similar to the TDC-based technique, which directly measures the output period. However, instead of using a high-resolution TDC and a digital subtractor to obtain the phase offset  $\tau$ , an analog PWC is used, as shown in Fig. 5(c). It compares the pulsewidths in an analog fashion without quantization and produces binary out based on which pulse is larger or smaller. As high-performance TDC is not required, a low-power operation can be achieved.



Fig. 7. Timing diagram when the reference clock does not have 50% duty cycle.



Fig. 8. Block diagram of the proposed MDLL using duty-controlled reference doubler.

A detailed operation principle of the PWC is shown in Fig. 6. The PWC is composed of two time-to-voltage converters (TVCs) and a comparator. First, a pulse generator produces pulses whose width is equal to the VCO period. Next, the pulses are converted into voltages proportional to the pulsewidths by the TVC and are compared by the voltage comparator. The PWC produces 1 or 0 depending on which pulse is wider, indicating whether the static phase offset and frequency error are positive or negative. The 1-bit output of the PWC is fed to a digital accumulator, which controls the VCO frequency so that two periods with and without the offset (i.e.,  $T_1$  and  $T_2$ ) are the same, thus removing static phase offset and frequency error, as shown in Fig. 5(c). The PWC consumes much smaller power of 50  $\mu$ W compared with the high-resolution TDC used in [14] that consumes 1.2 mW [14].

# C. Duty-Cycle Error of the Reference Clock

If the reference clock does not have 50% duty cycle, there will also be change in the VCO period when the reference edge is injected, as shown in Fig. 7. Again, this will appear as a large reference spur in the output spectrum. Note that this will occur even when the VCO does not have a frequency error mentioned in the previous section.

To solve this issue, we propose a duty-controlled reference doubler to ensure that duty-cycle error does not appear at the output of the doubler. Similar to what is done to overcome the frequency error, the polarity of the duty-cycle time error  $t_d$  can be obtained by directly measuring the output periods of the VCO using the PWC. The effect of duty-cycle error can be removed by feeding the output of the PWC to



Fig. 9. Effect of PWC offset and offset calibration.

an accumulator, which controls the duty-cycle corrector in the reference doubler, as shown in Fig. 8. When the feedback loop settles, the duty-cycle time error  $t_d$  will be removed. Note that the PWC used for the duty-cycle correction (DCC) can be the same one used for the frequency error removal, and thus, a PWC can be shared by both the frequency and the duty-cycle error correction with appropriate timing.

#### D. Offset of the Pulsewidth Comparator

While the previously suggested techniques can remove the errors associated with frequency and duty cycle, their performance is limited to how accurately the circuits can be implemented in practice. Among various circuit imperfections, the offset in the PWC is especially important as it will cause errors in duty-cycle correction and frequency tuning. Note that the offset in the PWC is inevitable as there will be mismatch between the TVCs and offset in the comparator. To remove the PWC offset, an offset cancellation loop is proposed, as shown in Fig. 9. By exploiting the fact that there are VCO periods that are unaffected by the reference injection, we select these two pulses that inherently have the same pulsewidth. By putting these pulses into the PWC, the offset  $(V_{\rm os})$  can be detected and canceled by the feedback loop.

#### IV. PROPOSED DIGITAL MDLL

#### A. Digital MDLL With Background Calibration Circuits

Based on the aforementioned techniques, a digital MDLL with duty-cycle corrected double injection technique can be implemented, as shown in Fig. 10. It consists of a reference doubler, an MDLL core, a pulse generator, an enable logic, the PWC, and three feedback loops that remove a frequency error, duty-cycle error, and offset all in background, while the MDLL is running. The MDLL core is composed of a VCO, a MUX select, and a divider. The noisy edge of the VCO is replaced by the output of the reference doubler that contains the rising and falling edges of the clean reference using a selection signal, SEL. Thus, the MDLL operates as



Fig. 10. Block diagram of the proposed MDLL with the double injection technique.



Fig. 11. Operation of the proposed MDLL with the double injection technique.

if the multiplication factor is halved of reference frequency doubled. The pulse generator changes  $MUX_{OUT}$  into pulses when the enable signal, EN, is high. These pulses go into the

PWC, and the outputs of the PWC are fed to the three feedback loops. The frequency of the VCO is controlled by a digital  $\Delta\,\Sigma$  modulator and a 32-level current-mode DAC followed by the

second-order RC low-pass filter to reduce quantization noise from the  $\Delta \Sigma$  modulator.

How the three calibration loops run in conjunction with each other is shown in Fig. 11, where  $T_R$  is the reference period,  $t_d$  is the duty-cycle time error,  $t_o$  is the VCO period, and  $V_{os}$  is the offset of the PWC in the voltage domain. It is assumed that the multiplication factor is 8. For VCO frequency tuning, the enable logic selects clock period when the rising edge of the reference is injected to the VCO (i.e.,  $T_R/2 + t_d - 3t_o$ ) and the period that follows (i.e.,  $t_o$ ). These periods are turned into pulses by the pulse generator and fed to the PWC where they are converted into voltage and compared with each other. The output of the comparator is fed to an accumulating loop filter that controls the VCO period,  $t_o$ , so that the two pulsewidths are equal, as described in the following, where  $t_{os}$  is the offset of the PWC in the time domain:

$$T_R/2 + t_d - 3t_o = t_o + t_{os}.$$
 (1)

Likewise for DCC, the enable logic selects the clock period when the falling edge of the reference is injected (i.e.,  $T_R/2 - t_d - 3t_o$ ) and the one that follows (i.e.,  $t_o$ ). The output of the PWC is accumulated and fed to the duty-controlled reference doubler, which corrects the duty cycle of the reference so that the two pulsewidths are equal as described in the following:

$$T_R/2 - t_d - 3t_o = t_o + t_{os}.$$
 (2)

For the offset calibration, two periods that are unaffected by injection are selected and compared. The output is accumulated and fed back to the DAC in the PWC so that  $t_o = t_o + t_{\rm os}$ . When all feedback loops settle, a solution to (1) and (2) is reached, which is  $t_d = 0$ ,  $t_o = T_R/8$ , and  $t_{\rm os} = 0$  indicating that duty-cycle error and offset are removed and the VCO is locked to the desired frequency. Note that the timing constraint of EN is that it must be set to high before the pulse (PWC<sub>IN</sub>) is generated by a margin of half a VCO period and it must be set to low when pulse is not generated by a margin of half a VCO period. Fortunately, this can be kept easily due to the fact that the enable logic and the pulse generator use the same clock source, MUX<sub>OUT</sub>.

The behavioral simulation result of the double-injected MDLL is shown in Fig. 12, where DCC<sub>IN</sub>, OFF<sub>IN</sub>, and FREQ<sub>IN</sub> represent digital output code of the DCC, offset calibration, and frequency tuning accumulator, respectively. The initial condition of the circuits was  $F_{\text{out}} = 2450 \text{ MHz}$ , dutycycle time error = 34 ps, PWC offset = 18 ps, and digitally controlled delay line (DCDL) and calibration step = 200 fs. Under these conditions, it can be seen that the offset correction loop settles first, while the duty-cycle correction loop (DCCL) and frequency tuning loop (FTL) settle together. This is because offset correction loop is independent of duty cycle or frequency error, while DCCL and FTL are affected by one another as can be seen in (1) and (2). Note that the reason why DCC<sub>IN</sub> is initially stuck at zero is because there was an underflow in the DCC accumulator whose output range is from 0 to 255.



Fig. 12. Simulation result of the locking behavior of the double-injected MDLL.

#### B. Effect of Quantization Noise

In general, having a digital feedback loop introduces a quantization noise that affects the overall jitter performance. In the proposed MDLL, a quantization noise has three effects; it affects the in-band phase noise, creates limit cycle, and limits the amount of spur reduction. First, the in-band phase noise is largely determined by the quantization noise generated by the PWC in the FTL. To minimize the noise, the bandwidth of the FTL is aggressively lowered by minimizing dc gain of FTL and using the second-order RC low-pass filter following the  $\Delta\Sigma$  DAC, as shown in Fig. 10. Unlike a PLL, such reduction in bandwidth will not affect the amount of VCO phase noise suppression due to reference injection. Second, the limit cycle is created in both the FTL and DCCL, since the FTL has a large loop delay caused by the second-order RC filter. Although the DCCL has negligible loop latency compared with the FTL, the limit cycle jitter of the FTL is also detected during duty-cycle correction and, thus, creates limit cycle in the DCCL as well. Hence, these limit cycles generate deterministic jitter at the output of both the reference doubler and the VCO. In the proposed DMDLL, the limit cycle is suppressed by discarding the last four LSBs of the 18-bit accumulator [16] and feeding the 14 bit to the  $\Delta \Sigma$  DAC, as shown in Fig. 10. Note that the accumulator has been deliberately designed to have four more bits than necessary so that the resolution of the DAC does not degrade even if the 4 LSBs are thrown away. Last, the quantization noise of the MDLL limits the amount of spur reduction. In the proposed implementation, the resolutions of duty and offset correction are about 200 fs, and that for the FTL is about 150 fs. These values set a lower bound of spur to about -457 dBc, based on the following equation [17]:

$$Spur = 20log_{10} \left( \frac{Static phase offset}{T_{VCO}} \right).$$
 (3)



Fig. 13. Generalized model of the double-injected MDLL.

It should be noted that spur is also affected by other practical issues. For example, there are charge injection and switching noise in the select MUX that cause the phase shift of the VCO, which show up as the static phase offset.

#### C. Analysis of S-Domain Noise Model

The noise model of the proposed MDLL is shown in Fig. 13, where a reference injection model from [15] is adopted to our double injection scheme. Although the double injection technique can reduce the VCO phase noise by 6 dB, the noise introduced by the DCDL appears at the output of the VCO through the reference injection path. Therefore, the duty-cycle control loop (DCCL) and its noise are modeled in the reference injection path. Two  $H_{ACC}$  values represent integrator in the two feedback loops, and  $K_{DCDL}$  and  $K_{DAC}$  are the gain of DCDL and DAC, respectively. The noise of the PWC, DAC, and DCDL that include random and quantization noise is modeled as  $S_{n,PWC}$ ,  $S_{n,DAC}$ , and  $S_{n,DCDL}$ , respectively, while the noise of the reference and VCO is denoted as  $S_{n,REF}$  and  $S_{n,VCO}$ , respectively.  $H_{INJ}(s)$  is the transfer function where reference and DCDL noise is upconverted due to reference injection and  $H_{HF}(s)$  is the transfer function of a high-pass filter of VCO due to reference injection [15]

$$H_{\rm INJ}(s) = \frac{N}{2} \times e^{\frac{-sT_{\rm REF}}{4}} \times \frac{\sin(\left|\frac{sT_{\rm REF}}{4}\right|)}{\left|\frac{sT_{\rm REF}}{4}\right|} \tag{4}$$

$$H_{\rm HF}(s) = 1 - e^{\frac{-sT_{\rm REF}}{4}} \times \frac{\sin\left(\left|\frac{sT_{\rm REF}}{4}\right|\right)}{\left|\frac{sT_{\rm REF}}{4}\right|}.$$
 (5)

It can be seen that the due to double injection,  $T_{\rm REF}/4$  instead of  $T_{\rm REF}/2$  appears in the equation, and hence, the bandwidth of  $H_{\rm HF}(s)$  is the twice that of the conventional MDLL [11]. In addition, the gain of  $H_{\rm INJ}(s)$  is halved, which reduces reference noise upconverted at the MDLL output about 6 dB. Due to the reference injection which has much higher bandwidth than the DCCL and FTL, the output noise due to the reference and VCO is mainly determined by (4) and (5), respectively. The noise from DCDL,  $S_{n,\rm DCDL}$ , is upconverted to the output through the injection path,  $H_{\rm INJ}(s)$ . To minimize the quantization noise from DCDL,  $K_{\rm DCDL}$  has been reduced. To lower the noise from PWC which is low-pass filtered by



Fig. 14. Schematics of (a) TVC and (b) comparator.

the FTL,  $K_{\rm VCO}$  and  $K_{\rm DAC}$  are designed to have a low value. Even though the PWC noise is integrated and upconverted through the DCCL and  $H_{\rm INJ}(s)$ , it is negligible at the output due to the reduced  $K_{\rm DCDL}$ .

#### V. BUILDING BLOCKS

# A. Pulse-Width Comparator

The PWC shown in Fig. 6 is composed of two TVCs and a comparator, whose circuit schematics are shown in Fig. 14. In the TVC, the input pulsewidth is converted into voltage by discharging a capacitor ( $C_{\text{TVC}}$ ) that is pre-charged to supply [18]. It should be noted that the TVC is non-linear, as M1 and M2 are not an ideal current source. However, non-linearity of the TVC does not affect the operation of the proposed MDLL, since the correction loop only detects the polarity whether a pulsewidth is larger or smaller than the other. The comparator that follows the TVC is based on a voltage sense amplifier proposed in [19]. The clock signal for the comparator is the divided clock of MDLL output whose frequency is the same as  $F_{\text{REF}}$ .

The offset of the PWC is caused by comparator offset and the mismatch between the two TVCs that lead to different TVC gains. Both of these can be removed by an 8-bit capacitor



Fig. 15. Schematics of the duty-controlled reference doubler.



Fig. 16. Schematics of (a) voltage-controlled ring oscillator and (b) delay cell.



Fig. 17. Simulated phase noise for the VCO in single and double injection mode.

array in the TVC, which is controlled by the offset calibration loop. The calibration range is about 51 ps to cover the three-sigma variation of the PWC offset, and the calibration resolution is set to about 0.2 ps/LSB. Such resolution was chosen so that it is below the random noise of the PWC, which is about 0.24 ps in the time domain from simulation. The proposed PWC consumes about 50  $\mu$ W that is much lower than the technique shown in [14], which requires a high-resolution and wide dynamic range TDC that consumes



Fig. 18. MDLL die photograph.

a large power of 1.2 mW. Note that the proposed PWC will consume low power in other CMOS processes above 28 nm, since the circuit power is dominated by charging the load capacitor ( $C_{\mathrm{TVC}}$ ) of 1 pF.

## B. Duty-Cycle-Controlled Reference Doubler

The circuit schematic of the duty-controlled reference doubler is shown in Fig. 15. It is composed of a dual pulse generator and a DCDL. By using two AND gates and an XOR-based frequency doubler, pulse from the rising and falling edges is separated. The pulse due to rising edge goes through a fixed delay of about 700 ps, while the pulse due to falling edge goes through a series of coarse and fine DCDL, which is controlled by the duty-cycle correction loop so that the final output exactly has twice the reference frequency. Similar to the TVC, the DCDL is implemented using an 8-bit



Fig. 19. Measured spectrum of the single injection spectrum when the PWC offset calibration is enable or disable.



Fig. 20. Measured spectrum of the double injection spectrum when the DCC and the PWC offset calibration is enable or disable

capacitor array. The resolution of the fine DCDL is set to about 0.2 ps/LSB to reduce a quantization error below random jitter. The 8-bit coarse DCDL is composed of NAND-based delay cell and its resolution is set to 30 ps to cover the total dynamic range of the fine DCDL.

#### C. Voltage-Controlled Ring Oscillator

The schematic of the VCO is shown in Fig. 16. It is composed of a transmission gate-based multiplexer and five stages of pseudodifferential delay cells. The pseudodifferential

delay cells are implemented using CMOS inverters coupled by latches for differential operation. Frequency tuning is achieved by two NMOS tail transistors of a different size controlled by coarse and fine frequency tuning words, where the coarse is for wide tuning range, and the fine is for the MDLL frequency correction loop. The small gain of the fine-tuning words makes it easy to reduce the loop bandwidth of the MDLL tuning loop, which helps to reduce the degradation of phase noise. The simulated phase noise plots of the ring oscillator at 2.4 GHz in free running, single injection, and double injection are shown in Fig. 17. The VCO phase noise

TABLE I
MEASURED POWER BREAKDOWN

| Block                              | Power        | Ratio |
|------------------------------------|--------------|-------|
| Duty-cycle controlled Ref. Doubler | $87\mu W$    | 6%    |
| Freq. tuning DAC                   | $108\mu W$   | 7%    |
| MUX Select and Enable logic        | $110 \mu W$  | 7%    |
| Pulse generator                    | $63\mu W$    | 4%    |
| Digital loop filter                | $18\mu W$    | 1%    |
| Time-to-voltage converter          | $35\mu W$    | 3%    |
| Comparator                         | $15\mu W$    | 1%    |
| VCO                                | $1080 \mu W$ | 71%   |
| Total                              | 1.51mW       | 100%  |

is -80 dBc/Hz at 1-MHz offset while consuming 1 mW, which results in an FOM of -148 dBc/Hz. With an estimated MDLL loop bandwidth of 18.75 MHz for single reference injection, the phase noise at 1 MHz is expected to decrease by about 28 dB to -108 dBc/Hz. When double injection is enabled, 6 dB more suppression is expected, which would result in -114 dBc/Hz according to Fig. 17.

#### VI. EXPERIMENTAL RESULTS

The proposed MDLL has been fabricated in a 28-nm CMOS process, and the die photograph is shown in Fig. 18. It occupies an active area of  $143 \times 153~\mu m^2$ . Note that the PWC offset calibration, including DAC and decoder, occupies  $1020~\mu m^2$ , which means that the calibration loop occupy 4% of the total active area, as shown in Fig. 18. The prototype chip receives 75-MHz reference clock from an external crystal oscillator and multiplies it by 32, producing a 2.4-GHz output. It runs under a power supply of 1 V and consumes 1.51 mW, where 1.08 mW is consumed in the VCO,  $87~\mu$ W is consumed in the duty-controlled reference doubler and  $50~\mu$ W is consumed in the PWC. A breakdown of the power is summarized in Table I, where it can be seen that the additional hardware to achieve reference double injection consumes less than 10% of the overall power.

The prototype chip has first been tested in a single injection mode, and thus, the reference doubler and duty-cycle correction loop are unnecessary and disabled. The measured output spectrum of the proposed DMDLL is shown in Fig. 19, when the background PWC offset calibration is enable and disabled. It has been measured using Keysight Spectrum Analyzer E4404B. It should be note that the FTL is running in both cases to ensure correct frequency output. Due to the PWC offset that result from mismatch between the two TVCs and comparator offset, a large reference spur of -34.42 dBc at 75-MHz offset can be seen in Fig. 19(a), which is when the PWC offset calibration is disabled. The PWC time offset is estimated as 8 ps based on (3). On the other hand, the reference spur is suppressed to -455.57 dBc when the PWC offset calibration technique is enabled. Even though the offset calibration enabled, a lower bound of the static phase offset exists due to the resolution of FTL and offset calibration. The calculated static phase offset is 0.7 ps based on (3), which is



Fig. 21. Measured phase noise of the MDLL output when the double injection technique is enable or disabled.

larger than a lower bound from a simulation result, 0.35 ps. Next, the prototype chip is tested for double injection scheme, which includes reference doubler and duty-cycle calibration loop. The measured spectrum of the reference double-injected DMDLL is shown is Fig. 20, when DCC and PWC offset calibration are enabled and disabled, with the FTL running in background. The spurs at 150 and 75 MHz are due to the doubled reference and duty-cycle error, respectively. When both calibration loops are enabled, spurs at 150 and 75 MHz are reduced from -22.7 and -16.7 to -51.4 dBc and −58 dBc, respectively. The calculated duty-cycle time error is 56 ps according to Fig. 20(b) where the spur level at 75 MHz is -17.4 dBc. This is because the spur level at 75 MHz indicates the duty-cycle time error of the reference. The dutycycle time error is reduced to 0.5 ps, and the static phase offset is decreased to 1.1 ps according to Fig. 20(d) when all calibration is ON. The measured phase noise and integrated rms jitter from 1 kHz to 40 MHz are shown in Fig. 21, when the proposed double injection is enabled and disabled. It was measured by Keysight Signal Source Analyzer 5052A. It can be seen that the double injection technique suppresses the out-of-band phase noise by about 5 dB, which is close to the theoretical value and reduces the integrated rms jitter from 1.07 to 0.7 ps<sub>rms</sub>. The time-domain jitter of the proposed digital MDLL has also been measured using Keysight Oscilloscope DCA-J86100C with jitter measurement option enabled, as shown in Fig. 22. By taking the measurement jitter of 1.4 ps into account, the jitter of the MDLL is about 1 and 0.6 ps for single and double-injected MDLL, respectively, which shows similar results compared with the phase noise measurement.

The performance of the proposed DMDLL is compared with other state-of-the-art MDLLs in Table II. Recently, the proposed double injection technique was also used in injection-locked clock multiplier in [22]. The concept of double injection and background DCC technique is almost the same except for the way of positioning the reference edges.

|                                            | This Work        |                |          | [11]   | [12]      | [14]  | [20]           | [21]   | [22               | ·]             |     |  |
|--------------------------------------------|------------------|----------------|----------|--------|-----------|-------|----------------|--------|-------------------|----------------|-----|--|
| Technology                                 | 28nm             |                |          | 130nm  | 65nm      | 130nm | 65nm           | 65nm   | 65nm              |                |     |  |
| Output freq.[GHz]                          | 2.4              |                |          | 1.5    | 4.6       | 1.6   | 1.6            | 1.2    | 5                 |                |     |  |
| Ref freq.[MHz]                             | 75               |                |          | 375    | 575       | 50    | 50             | 120    | 125               |                |     |  |
| Multiplication factor                      | 32               |                |          | 4      | 8         | 32    | 32             | 10     | 40                |                |     |  |
| Injected reference edge                    | Rise and         | fall           | Rise     | Rise   | Rise      | Rise  | Rise           | Rise   | ise Rise and fall |                |     |  |
| Ref. spur[dBc]                             | $\circ$          | 150M<br>-51.4  | -55.6    | -55.6  | -46       | -58.3 | -55.3          | -53    | @125M<br>-53.5    | @250M<br>-46   |     |  |
| Ref. spur normalized to $F_{OUT} = 2.4GHz$ | $\sim$           | )150M<br>-51.4 | -55.6    | -51.5  | -51.1     | -54.7 | -51.8          | -47    | @125M<br>-60      | @250M<br>-53.5 |     |  |
| Integ RMS jitter[ps]                       | 0.7              |                | 1.08     | 0.4    | N/A       | 0.68  | 0.47           | 0.185  | 0.185 0.34        |                |     |  |
| In-bang phase noise<br>[dBc/Hz] @10kHz     | -95.5            |                | -95      | -97.5  | N/A       | -98   | -106<br>@30kHz | -120   | -100              |                |     |  |
| Total Power(P <sub>TOTAL</sub> )           | 1.51mW           |                | 1.45mW   | 0.89mW | 6.8mW     | 9.2mW | 2.4mW          | 9.5mW  | 5.3mW             |                |     |  |
| Osc. Power(Posc)                           | 1.08mW           |                | 1.08mW   | 0.29mW | N/A       | 3.1mW | 1.4mW          | N/A    | N/A               |                |     |  |
| $P_{OSC}/P_{TOTAL}x100[\%]$                | 72               |                | 74       | 32     | N/A       | 33    | 58             | N/A    | N/A               |                |     |  |
| Power without Osc.                         | 0.43mV           | W              | 0.37mW   | 0.6mW  | N/A       | 6.1mW | 1mW            | N/A    | N/A               |                | N/A |  |
| Implementation                             | ementation DMDLL |                | BB-DMDLL | AMDLL  | TDC-DMDLL | DMDLL | ILPLL          | DILPLL |                   |                |     |  |
| Area[mm <sup>2</sup> ]                     | 0.024            |                |          | 0.25   | 0.025     | 0.76  | 0.09           | 0.06   | 0.09              |                |     |  |

TABLE II
PERFORMANCE SUMMARY AND COMPARISON





Fig. 22. Measured jitter of the MDLL output when the double injection technique is enable and disabled.

Both the rising edges and falling edges are controlled by fine DCDL in [22]. On the other hand, only the falling edges are controlled by fine DCDL in the proposed work. In addition,

a spur reduction technique [23] is used for an FTL in [22]. However, the PWC-based spur reduction technique [13] is proposed for an FTL in this paper. In terms of a spur performance, [22] is slightly better than the proposed work about 1-2 dBc. Note that in our work, a large portion of the total power is consumed in the oscillator to reduce the effect of large 1/f noise in a 28-nm process, since the effective loop bandwidth of our design was limited by a larger multiplication factor and smaller reference frequency. It can be seen that the proposed double injection and calibration scheme using PWC is very effective in achieving low-power, low-jitter, and low-spur DMDLL with a large multiplication factor.

# VII. CONCLUSION

In this paper, we presented a low-jitter low-power MDLL with a double reference injection scheme using an analog PWC. The bandwidth of the proposed MDLL is a twice that of the conventional MDLLs due to the double injection scheme. Non-idealities, such as frequency error, duty-cycle error, and offset, are eliminated using a background self-calibration. The proposed MDLL achieves a spur of -51.4 dBc and an rms jitter of 0.7 ps<sub>rms</sub> while consuming 1.51 mW at 2.4 GHz.

While these numbers are the state of the art, the proposed work has some room for improvement. First, it was found through exhaustive verifications that the limitation in spur is primarily due to the coupling between the MUX and VCO when MUX changes its input from the VCO to the reference. We believe that an on-chip supply regulation and VCO shielding will improve the spur. Second, the proposed PWC is not a differential circuit and, thus, is sensitive to supply noise. While a regulator could solve this issue, a differential circuit is ultimately desired in the future research.

# ACKNOWLEDGMENT

The authors would like to thank W. Yu, MSC design group members of Samsung Electronics, and Y. Jo, H. Kim, and D. Kim of KAIST for their invaluable discussions.

#### REFERENCES

- [1] B. Razavi, "A study of phase noise in CMOS oscillators," *IEEE J. Solid-State Circuits*, vol. 31, no. 3, pp. 331–343, Mar. 1996.
- [2] L. Kong and B. Razavi, "A 2.4 GHz 4 mW integer-N inductorless RF synthesizer," *IEEE J. Solid-State Circuits*, vol. 51, no. 3, pp. 626–635, Mar. 2016.
- [3] A. Sai, Y. Kobayashi, S. Saigusa, O. Watanabe, and T. Itakura, "A digitally stabilized type-III PLL using ring VCO with 1.01 psrms integrated jitter in 65 nm CMOS," in *IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers*, Feb. 2012, pp. 336–337.
- [4] Z. Huang, B. Jiang, L. Li, and H. C. Luong, "A 4.2 μs-settling-time 3rd-order 2.1 GHz phasenoise-rejection PLL using a cascaded timeamplified clock-skew sub-sampling DLL," in *IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers*, Feb. 2016, pp. 40–41.
- [5] F. Gardner, "Charge-pump phase-lock loops," *IEEE Trans. Commun.*, vol. 28, no. 11, pp. 1849–1858, Nov. 1980.
- [6] J. Lee and H. Wang, "Study of subharmonically injection-locked PLLs," in *IEEE J. Solid-State Circuits*, vol. 44, no. 5, pp. 1539–1553, May 2009.
- [7] Y.-C. Huang and S.-I. Liu, "A 2.4-GHz subharmonically injection-locked PLL with self-calibrated injection timing," *IEEE J. Solid-State Circuits*, vol. 48, no. 2, pp. 417–428, Feb. 2013.
- [8] I.-T. Lee, Y.-J. Chen, S.-I. Liu, C.-P. Jou, F.-L. Hsueh, and H.-H. Hsieh, "A divider-less sub-harmonically injection-locked PLL with self-adjusted injection timing," in *IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers*, Feb. 2013, pp. 414–415.
- [9] D. Park and S. Cho, "A 14.2 mW 2.55-to-3 GHz cascaded PLL with reference injection and 800 MHz delta-sigma modulator in 0.13 μm CMOS," *IEEE J. Solid-State Circuits*, vol. 47, no. 12, pp. 2989–2998, Dec. 2012.
- [10] S. L. J. Gierkink, "Low-spur, low-phase-noise clock multiplier based on a combination of PLL and recirculating DLL with dual-pulse ring oscillator and self-correcting charge pump," *IEEE J. Solid-State Circuits*, vol. 43, no. 12, pp. 2967–2976, Dec. 2008.
- [11] A. Elshazly, R. Inti, B. Young, and P. K. Hanumolu, "Clock multiplication techniques using digital multiplying delay-locked loops," *IEEE J. Solid-State Circuits*, vol. 48, no. 6, pp. 1416–1428, Jun. 2013.
- [12] T. A. Ali, A. A. Hafez, R. Drost, R. Ho, and C.-K. K. Yang, "A 4.6 GHz MDLL with -46dBc reference spur and aperture position tuning," in *IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers*, Feb. 2013, pp. 466–467.
- [13] H. Kim, Y. Kim, T. Kim, H. Park, and S. Cho, "A 2.4 GHz 1.5 mW digital MDLL using pulse-width comparator and double injection technique in 28 nm CMOS," in *IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers*, Feb. 2016, pp. 328–329.
- [14] B. M. Helal, M. Z. Straayer, G.-Y. Wei, and M. H. Perrott, "A highly digital MDLL-based clock multiplier that leverages a self-scrambling time-to-digital converter to achieve subpicosecond jitter performance," *IEEE J. Solid-State Circuits*, vol. 43, no. 4, pp. 1870–1880, Feb. 2011.
- [15] S. Ye, L. Jansson, and I. Galton, "A multiple-crystal interface PLL with VCO realignment to reduce phase noise," *IEEE J. Solid-State Circuits*, vol. 37, no. 12, pp. 1795–1803, Dec. 2002.
- [16] W. Yin, R. Inti, A. Elshazly, B. Young, and P. K. Hanumolu, "A 0.7-to-3.5 GHz 0.6-to-2.8 mW highly digital phase-locked loop with bandwidth tracking," *IEEE J. Solid-State Circuits*, vol. 46, no. 8, pp. 1870–1880, Aug. 2011.
- [17] B. M. Helal, "Techniques for low jitter clock multiplication," Ph.D. dissertation, Dept. Elect. Eng. Comput. Sci., Massachusetts Inst. Technol., Cambridge, MA, USA, Jun. 2008.
- [18] B. M. Helal, K. Kim, and S. Cho, "A 0.22 ps rms integrated noise 15 MHz bandwidth fourth-order ΔΣ time-to-digital converter using time-domain error-feedback filter," *IEEE J. Solid-State Circuits*, vol. 50, no. 5, pp. 1251–1262, May 2015.
- [19] D. Schinkel, E. Mensink, E. Klumperink, E. van Tuijl, and B. Nauta, "A double-tail latch-type voltage sense amplifier with 18 ps setup+hold time," in *IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers*, Feb. 2002, pp. 328–329.
- [20] S. Levatino, G. Marucci, G. Marzin, A. Fenaroli, C. Samori, and A. L. Lacaita, "A 1.7 GHz fractional-N frequency synthesizer based on a multiplying delay-locked loop," *IEEE J. Solid-State Circuits*, vol. 50, no. 11, pp. 2678–2691, Nov. 2015.
- [21] S. Choi, S. Yoo, Y. Lim, and J. Choi, "A PVT-robust and low-jitter ring-VCO-based injection-locked clock multiplier with a continuous frequency-tracking loop using a replica-delay cell and a dual-edge phase detector," *IEEE J. Solid-State Circuits*, vol. 51, no. 8, pp. 1878–1889, Aug. 2016.

- [22] D. Coombs, A. Elkholy, R. K. Nandwana, A. Elmallah, and P. K. Hanumolu, "A 2.5-to-5.75 GHz 5 mW 0.3 psrms-jitter cascaded ring-based digital injection-locked clock multiplier in 65 nm CMOS," in *IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers*, Feb. 2017, pp. 152–153.
- [23] A. Elkholy, M. Talegaonkar, T. Anand, and P. K. Hanumolu, "Design and analysis of low-power high-frequency robust sub-harmonic injectionlocked clock multipliers," *IEEE J. Solid-State Circuits*, vol. 50, no. 12, pp. 3160–3174, Dec. 2015.



**Hyunik Kim** (M'15) received the B.S. degree from Handong Global University, Pohang, South Korea, in 2013, and the M.S. degree from the Korea Advanced Institute of Science and Technology, Daejeon, South Korea, in 2015.

He is currently a Circuit Engineer with the Mixed-Signal Core Group, Samsung Electronics, Inc., Hwasung, South Korea, where he is responsible for analog circuit design for clock generators.



**Yongjo Kim** received the B.S. degree from the Korean Advanced Institute of Science and Technology, Daejeon, South Korea, in 2012, where he is currently pursuing the Ph.D. degree in electrical engineering.

His current research interests include low-noise and low-power ADPLL.



**Taeik Kim** (S'01–M'15–SM'16) received the B.S. and M.S degrees in electrical engineering from Korea University, Seoul, South Korea, and the Ph.D. degree in electrical engineering from the University of Washington, Seattle, WA, USA.

He was with Intel, Hillsboro, OR, USA, Motorola, Austin, TX, USA, and Freescale, Austin, where he was involved in product development and research positions. He is currently a Principal Engineer of Foundry Solution, Samsung. He has authored or coauthored over 20 papers and 13 patents. His current

research interests include the design of analog and mixed-signal integrated circuits and systems and phase-locked loop and clock distributions for a wide variety of applications.

Dr. Kim received the Analog Devices Outstanding Student Designer Award in 2003 and the Samsung Best Paper Award in 2015. He served on the Analog Committee and the 2018 IEEE International Solid-State Circuits Conference.



**Hyung-Jong Ko** received the B.S degree in electronic engineering from Ajou University, Suwon, South Korea, in 1995, and the M.S and Ph.D. degrees in electrical and computer engineering from the University of Florida, Gainesville, FL, USA, in 1998 and 2002, respectively.

Since 2003, he has been with Samsung Electronics Corporation, Yongin, South Korea, where he is involved in the design of mixed-signal circuits, and responsible for the development of analog IPs for various products as a VP.



Seonghwan Cho (S'94–M'04–SM'10) received the B.S. degree in electrical engineering from the Korea Advanced Institute of Science and Technology (KAIST), Daejeon, South Korea, in 1995, and the M.S and Ph.D. degrees in electrical engineering and computer science from the Massachusetts Institute of Technology, Cambridge, MA, USA, in 1997 and 2002, respectively.

In 2002, he joined Engim, Inc., Acton, MA, USA, where he was involved in data converters and phase-locked loop design for the IEEE 802.11abg WLANs.

Since 2004, he has been with the Department of Electrical Engineering, KAIST, where he is currently a Professor. He was with Marvell Inc., CA, USA, and Google, U.K., from 2011 to 2012 and 2016 to 2017, respectively,

as a Research Scientist. His current research interests include analog and mixed-signal circuits for low-power communication systems, health-care devices, and CMOS sensors.

Dr. Cho was a co-recipient of the 2009 IEEE Transactions on Circuits and Systems Society Guillemin-Cauer Best Paper Award and the 2012 ISSCC Takuo Sugano Award for Outstanding Far-East Paper. He has twice received the Outstanding Lecturer Award from KAIST. He has served on the technical program committee of several IEEE conferences, including the International Solid-State Circuits Conference, the Symposium on Very-Large-Scale Integration, and the A-SSCC. He has served as an Associate Editor of the IEEE JOURNAL OF SOLID-STATE CIRCUITS, the IEEE Transactions on Circuits And Systems I, and a Distinguished Lecturer of the IEEE Solid-State Circuits Society.